RoHS COMPLIANT HALOGEN FREE GREEN (5-2008) ## Vishay Semiconductors ## **High Reliability Reinforced Isolated Amplifier** #### **LINKS TO ADDITIONAL RESOURCES** ### **AGENCY APPROVALS** - UL - cUL - DIN EN 60747-5-5 (VDE 0884-5) - CQC | DEVICE INFORMATION | | | | | | |--------------------|----------------------|-------------------|--|--|--| | PART NUMBER | ER PACKAGE BODY SIZE | | | | | | VIA2000SD | SOP-8 (300 mil) | 5.85 mm x 7.50 mm | | | | #### **DESCRIPTION** VIA2000SD is a high performance differential output isolation amplifier suited for high precision isolated voltage sensing. The device is based on proprietary capacitive isolation technology and has a single-ended input signal range from 0.02 V to 2 V. The device has a high input impedance making it suitable for measurements across HV potential dividers. The devices unmatched CMTI of 100 kV/µs min. allows accurate measurements in the noisy environment. #### **FEATURES** - Isolation test voltage: 5000 V<sub>RMS</sub> - Fixed gain: 1 - Low offset error and drift: $\pm$ 1.5 mV (max.), -5 $\mu$ V/°C to +30 $\mu$ V/°C - Low non-linearity and drift: ± 0.05 % (max.), ± 1 ppm/°C (typ.) - SNR: 70 dB (typ., BW = 100 kHz) - Wide bandwidth: 400 kHz (typ.) - High CMTI: 150 kV/µs typ. - Inbuilt V<sub>DD1</sub> monitoring - Operating temperature: -40 °C to + 125 °C - Material categorization: for definitions of compliance please see <a href="https://www.vishay.com/doc?99912"><u>www.vishay.com/doc?99912</u></a> #### **APPLICATIONS** - · Bus voltage monitoring - · AC motor controls - · Power and solar inverters - Uninterruptible power suppliers - Battery management - 48 V board net #### Note • For automotive qualification please contact our local sales. | ORDERING INFO | RMATION | | | | | | | |---------------|-----------------------------|-------------------------------|----------------------------------|------------------|------------|-----------------|------| | PART NUMBER | ISOLATION<br>RATING<br>(kV) | LINEAR INPUT<br>RANGE<br>(mV) | MOISTURE<br>SENSITIVITY<br>LEVEL | TEMPERATURE (°C) | AUTOMOTIVE | PACKAGE<br>TYPE | SPQ | | VIA2000SD | 5 | 100 to 2000 | Level 3 | -40 to +125 | No | SOP-8 (300 mil) | 1000 | | <b>ABSOLUTE MAXIMUM RATINGS</b> (T <sub>amb</sub> = 25 °C, unless otherwise specified) | | | | | | |----------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------|------|--|--| | PARAMETER | SYMBOL | VALUE | UNIT | | | | Power supply voltage | V <sub>DD1</sub> , V <sub>DD2</sub> | -0.3 to 6.5 | V | | | | Input voltage | V <sub>IN</sub> | $GND_{1-6}$ to $V_{DD1+0.5}$ | V | | | | input voitage | SHTDN | GND <sub>1-0.5</sub> to V <sub>DD1+0.5</sub> | V | | | | Output voltage | OUT <sub>P</sub> , OUT <sub>N</sub> | $GND_{2\text{-}0.5}$ to $V_{DD2\text{+}0.5}$ | V | | | | Output current per output pin | lo | -10 to +10 | mA | | | | Operating temperature | T <sub>amb</sub> | -40 to +125 | °C | | | | Junction temperature | Tj | -40 to +150 | °C | | | | Storage temperature | T <sub>stg</sub> | -55 to +150 | °C | | | | Plant and the disable and | HBM <sup>(1)</sup> | ± 2000 | V | | | | Electrostatic discharge | CDM (2) | ± 1000 | V | | | #### **Notes** - (1) Human body model (HBM), per AEC-Q100-002-RevD - (2) Charged device model (CDM), per AEC-Q100-011-RevB ### **FUNCTIONAL BLOCK DIAGRAM** Fig. 1 - VIA2000SD Block Diagram | <b>RECOMMENDED OPERATING CONDITIONS</b> (T <sub>amb</sub> = 25 °C, unless otherwise specified) | | | | | | | | |------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------|------------------|------|-----------|------|--| | PARAMETER | 3 | SYMBOL | MIN. | TYP. | MAX. | UNIT | | | Side 1 power | supply | $V_{DD1}$ | 3.0 | 5.0 | 5.5 | V | | | Side 2 power supply | | $V_{DD2}$ | 3.0 | 3.3 | 5.5 | V | | | VIA2000SD | Differential input voltage before clipping output | V <sub>clipping</sub> | - | 2.56 | - | V | | | | Linear differential input full scale voltage | V <sub>FSR</sub> | 0.02 | - | 2 | V | | | | Digital input voltage | SHTDN | GND <sub>1</sub> | - | $V_{DD1}$ | | | | Operating ambient temperature | | T <sub>amb</sub> | -40 | - | +125 | °C | | ### **PIN CONFIGURATION AND FUNCTIONS** Fig. 2 - VIA2000SD Package | PIN CON | PIN CONFIGURATION AND DESCRIPTION | | | | | | |---------|-----------------------------------|---------------------------------------------------------------------------------------------|--|--|--|--| | PIN NO. | SYMBOL | FUNCTION | | | | | | 1 | V <sub>DD1</sub> | Power supply for isolator side 1 (3.0 V to 5.5 V) | | | | | | 2 | V <sub>IN</sub> | Analog input | | | | | | 3 | SHTDN | Shutdown input, active high, pulled up internally (typical resistor value: 100 k $\Omega$ ) | | | | | | 4 | GND <sub>1</sub> | Ground 1, the ground reference for isolator side 1 | | | | | | 5 | GND <sub>2</sub> | Ground 2, the ground reference for isolator side 2 | | | | | | 6 | OUT <sub>N</sub> | Negative output | | | | | | 7 | OUT <sub>P</sub> | Positive output | | | | | | 8 | VDD <sub>2</sub> | Power supply for isolator side 2 (3.0 V to 5.5 V) | | | | | | | <b>RISTICS: VIA2000SD</b> (V <sub>DD1</sub> , V <sub>DD2</sub> = to +125 °C) (V <sub>DD1</sub> = 5 V, V <sub>DD2</sub> = 3.3 V | | | | | | |------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|--------|------------------------|-------------------| | PARAMETER | TEST CONDITION | SYMBOL | MIN. | TYP. | MAX. | UNIT | | POWER SUPPLY | | ļ. | | | ļ | | | Side 1 supply voltage | | V <sub>DD1</sub> | 3.0 | 5.0 | 5.5 | V | | Side 2 supply voltage | | V <sub>DD2</sub> | 3.0 | 3.3 | 5.5 | V | | | SHTDN = low | 552 | - | 11.4 | 15.1 | mA | | Side 1 supply current | SHTDN = high | I <sub>DD1</sub> | - | 1 | - | μA | | Side 2 supply current | | I <sub>DD2</sub> | - | 6.3 | 8.4 | mA | | V <sub>DD1</sub> undervoltage detection threshold voltage | V <sub>DD1</sub> falling | V <sub>DD1_UV</sub> | 1.8 | 2.3 | 2.7 | ٧ | | ANALOG INPUT | | | | | | | | Input offset voltage | V <sub>IN</sub> = 1 V | Vos | -1.5 | ± 0.4 | +1.5 | mV | | Input offset drift | | TCV <sub>OS</sub> | -5 | 10 | 30 | μV/°C | | Input resistance | | R <sub>IN</sub> | - | 1 | - | GΩ | | Input capacitance | f <sub>IN</sub> = 275 kHz | C <sub>IN</sub> | - | 7 | - | pF | | Input bias current | $V_{IN} = GND_1$ | I <sub>IB</sub> | -15 | 3.5 | 15 | nA | | Input bias current drift | | TCI <sub>IB</sub> | - | ± 10 | - | pA/°C | | ANALOG OUTPUT | | • | L | I. | | | | Nominal gain | | | - | 1 | - | V/V | | Gain error | | E <sub>G</sub> | -0.3 | ± 0.05 | +0.3 | % | | Gain error thermal drift | | TCEG | -45 | ± 5 | +45 | ppm/°C | | Non-linearity | | | -0.04 | ± 0.01 | +0.04 | % | | Non-linearity drift | | | - | ± 1 | - | ppm/°C | | Total harmonic distortion | V <sub>IN</sub> = 1.8 V, f <sub>IN</sub> = 10 kHz, BW = 100 kHz | THD | | -87 | _ | dB | | Output noise | V <sub>IN</sub> = 1 V, BW = 100 kHz | | - | 210 | _ | μV <sub>RMS</sub> | | | V <sub>IN</sub> = 1.8 V, f <sub>IN</sub> = 1 kHz, BW = 10 kHz | | 78 | 82 | - | dB | | Signal to noise ratio | V <sub>IN</sub> = 1.8 V, f <sub>IN</sub> = 10 kHz, BW = 100 kHz | SNR | - | 70 | - | dB | | Common-mode output voltage | , | V <sub>CMout</sub> | 1.36 | 1.4 | 1.45 | V | | Fail-safe differential output voltage | SHTDN active or V <sub>DD1</sub> missing | V <sub>Fail-Safe</sub> | - | -2.53 | -2.44 | V | | Output bandwidth | | BW | - | 400 | - | kHz | | • | PSRR vs. V <sub>DD1</sub> , at DC | PSRR <sub>DC</sub> | - | -78 | _ | dB | | - (4) | PSRR vs. V <sub>DD1</sub> , 100 mV and 10 kHz ripple | PSRR <sub>AC</sub> | - | -75 | - | dB | | Power supply rejection ratio (1) | PSRR vs. V <sub>DD2</sub> , at DC | PSRR <sub>DC</sub> | - | -82 | _ | dB | | | PSRR vs. V <sub>DD2</sub> , 100 mV and 10 kHz ripple | PSRR <sub>AC</sub> | - | -74 | - | dB | | Output resistance | ,, | R <sub>OUT</sub> | - | < 0.2 | _ | Ω | | Common-mode transient immunity | | CMTI | 100 | 150 | - | kV/µs | | DIGITAL INPUT (SHTDN) | | | | L | l | • | | Input current | $GND_1 \le V_{SHTDN} \le V_{DD1}$ | I <sub>IN</sub> | -70 | | 1 | μA | | Input capacitance | | C <sub>IN</sub> | - | 5 | _ | pF | | High level input voltage | | V <sub>IH</sub> | 0.7 x V <sub>DD1</sub> | - | $V_{DD1} + 0.3$ | ppm/°C | | Low level input voltage | | V <sub>IL</sub> | -0.3 | - | 0.3 x V <sub>DD1</sub> | % | | TIMING | | IL. | | | 551 | | | Rising time of OUT <sub>P</sub> , OUT <sub>N</sub> | | t <sub>r</sub> | - | 1.3 | _ | μs | | Falling time of OUT <sub>P</sub> , OUT <sub>N</sub> | | t <sub>f</sub> | - | 1.3 | - | μs | | IN <sub>P</sub> , IN <sub>N</sub> to OUT <sub>P</sub> , OUT <sub>N</sub> signal delay (50 % to 50 %) | | t <sub>PD</sub> | - | 1.6 | 2.1 | μs | | Analog setting time | $V_{DD1}$ step to 3.0 V with $V_{DD2} \ge 3.0$ V, to $OUT_P$ , $OUT_N$ valid, 0.1 % settling | t <sub>AS</sub> | - | 0.5 | - | ms | | Device enable time | SHTDN high to low | t <sub>EN</sub> | - | 80 | 100 | μs | | Shutdown time | SHTDN low to high | t <sub>SHTDN</sub> | - | 1.2 | 5 | μs | ### Note (1) Input referred | THERMAL INFORMATION | | | | | | | |----------------------------------------------|----------------------|-------|------|--|--|--| | PARAMETER | SYMBOL | VALUE | UNIT | | | | | Junction to ambient thermal resistance | $R_{ hetaJA}$ | 86 | °C/W | | | | | Junction to case (top) thermal resistance | $R_{\theta JC(top)}$ | 28 | °C/W | | | | | Junction to board thermal resistance | $R_{ hetaJB}$ | 42 | °C/W | | | | | Junction to top characterization parameter | $\Psi_{JT}$ | 4 | °C/W | | | | | Junction to board characterization parameter | $\Psi_{JB}$ | 42 | °C/W | | | | ### **TYPICAL CHARACTERISTICS** (Unless otherwise noted, $V_{DD1} = 5 \text{ V}$ , $V_{DD2} = 3.3 \text{ V}$ , 0.1 V to 2 V, and SHTDN = GND<sub>1</sub> = 0 V, $f_{IN} = 1 \text{ kHz}$ , BW = 10 kHz) Fig. 3 - Input Offset Voltage vs. Ambient Temperature Fig. 4 - Gain Error vs. Ambient Temperature Fig. 5 - Non-Linearity vs. Ambient Temperature Fig. 6 - Total Harmonic Distortion vs. Ambient Temperature Fig. 7 - Signal to Noise Ratio vs. Ambient Temperature Fig. 8 - Under-Voltage Lockout of V<sub>DD1</sub> vs. Ambient Temperature Fig. 9 - Output Common-Mode Voltage vs. Ambient Temperature Fig. 10 - Fail-Safe Output Voltage vs. Ambient Temperature Fig. 11 - Signal Delay vs. Ambient Temperature Fig. 12 - Supply Current vs. Ambient Temperature ### PARAMETER MEASUREMENT INFORMATION Fig. 13 - Common-Mode Transient Immunity Test Circuit | PARAMETER | TEST CONDITION | SYMBOL | VALUE | UNIT | |------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|-------------------| | Climatic classification | According to IEC 68 part 1 | | 40 / 125 / 21 | | | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | CTI | > 600 | | | Maximum rated withstanding isolation voltage | $V_{TEST} = V_{ISO}$ , $t = 1$ min (qualification);<br>$V_{TEST} = 1.2 \times V_{ISO}$ ,<br>t = 1 s (100 % production test) | V <sub>ISO</sub> | 5000 | V <sub>RMS</sub> | | Maximum transient isolation voltage | t = 1 min | V <sub>IOTM</sub> | 8000 | V <sub>peak</sub> | | Maximum repetitive isolation voltage | | V <sub>IORM</sub> | 2121 | V <sub>peak</sub> | | Maximum surge isolation voltage | Test method per IEC 60065,<br>1.2/50 μs waveform,<br>V <sub>TEST</sub> = V <sub>IOSM</sub> x 1.6 | V <sub>IOSM</sub> | 6250 | V <sub>peak</sub> | | Martine version in a latine valta es | AC voltage | | 1500 | V <sub>RMS</sub> | | Maximum working isolation voltage | DC voltage | V <sub>IOWM</sub> | 2121 | $V_{DC}$ | | | $T_{amb} = 25 ^{\circ}\text{C}, V_{IO} = 500 \text{V}$ | R <sub>IO</sub> | > 10 <sup>12</sup> | Ω | | Isolation resistance | $T_{amb} = 125 ^{\circ}C, V_{IO} = 500 V$ | R <sub>IO</sub> | > 10 <sup>10</sup> | Ω | | | $T_{amb} = 150 ^{\circ}\text{C}, V_{IO} = 500 \text{V}$ | R <sub>IO</sub> | > 10 <sup>9</sup> | Ω | | Total power dissipation at 25 °C | $\theta_{JA} = 86 \text{ °C/W}, V_I = 5.5 \text{ V}, T_j = 150 \text{ °C},$ $T_{amb} = 25 \text{ °C}$ | P <sub>S</sub> | 1430 | mW | | Safety input, output, or supply current | $\theta_{JA} = 86 \text{ °C/W}, V_I = 5.5 \text{ V}, T_j = 150 \text{ °C},$ $T_{amb} = 25 \text{ °C}$ | Is | 260 | mA | | Maximum safety temperature | | T <sub>S</sub> | 150 | °C | | Creepage distance | SOP-8 (300 mils) | | ≥ 8 | mm | | Clearance distance | SOP-8 (300 ITIIIS) | | ≥ 8 | mm | | Insulation thickness | Distance through insulation | DTI | 28 | μm | | Material group | IEC 60664-1 | | l | | | For rated mains voltage ≤ 150 V <sub>RMS</sub> | | | I to IV | | | For rated mains voltage ≤ 300 V <sub>RMS</sub> | | | I to IV | | | For rated mains voltage ≤ 400 V <sub>RMS</sub> | | | I to IV | | | Pollution degree per DIN VDE 0110, table 1 | | | 2 | | | Input to output test voltage, method B1 | $\begin{array}{c} V_{IORM} \times 1.875 = V_{pd(m)}, \\ 100 \ \% \ production \ test; \\ t_{ini} = t_m = 1 \ s, \ partial \ discharge < 5 \ pC \end{array}$ | V <sub>pd(m)</sub> | 3977 | V <sub>peak</sub> | | After environmental tests subgroup 1 | $V_{\text{IORM}}$ x 1.6 = $V_{\text{pd(m)}}$ , $t_{\text{ini}}$ = 1 s,<br>$t_{\text{m}}$ = 10 s, partial discharge < 5 pC | V <sub>pd(m)</sub> | 3394 | V <sub>peak</sub> | | After input and / or safety test subgroup 2 and subgroup 3 | $V_{IORM}$ x 1.2 = $V_{pd(m)}$ , $t_{ini}$ = 1 s,<br>$t_m$ = 10 s, partial discharge < 5 pC | V <sub>pd(m)</sub> | 2545 | V <sub>peak</sub> | | Isolation capacitance | f = 1 MHz | C <sub>IO</sub> | 0.8 | pF | Fig. 14 - VIA2000SD Thermal Derating Curve, Dependence of Safety Limiting Values With Case Temperature per DIN VOE V0884-11 #### **FUNCTION DESCRIPTION** #### Overview The VIA2000SD is a high performance isolated amplifier with a high input impedance that accept wide range single-ended input. The singled-ended input is suited to bus voltage monitoring in high voltage applications where isolation is required. The analog input is continuously sampled by a second-order $\Sigma$ - $\Delta$ modulator in the device. With the internal voltage reference and clock generator, the modulator convert the analog input signal to a digital bitstream. The output of the modulator is transferred by the drivers (called TX in the functional block diagram) across the isolation barrier that separates the isolated side 1 and side 2 voltage. The received bitstream and clock are synchronized and processed, as shown in the functional block diagram, by a fourth-order analog filter on the side 2 and has a differential output. SHTDN pin is used to disable the conversion. Since SHTDN is an active high signal and is pulled up by a 100 k $\Omega$ (typical) internally, it should be connected to GND<sub>1</sub> or logic low in normal operation. Fig. 15 - Function Block Diagram #### **Analog Input** Below mentioned are the restrictions on the analog input signal (V<sub>IN</sub>). - 1. If the input voltage exceeds the range GND<sub>1</sub> 6 V to V<sub>DD1</sub> + 0.5 V, the input current must be limited to 10 mA because the device input electrostatic discharge (ESD) diodes turn on - 2. The linearity and noise performance of the device are ensured only when the analog input voltage remains within the specified linear full-scale range (FSR) #### **Analog Output** For linear input range, VIA2000SD provides an analog differential output which has a fixed gain of 1. If a full-scale input signal is applied to the VIA2000SD ( $V_{IN} \ge V_{Clipping}$ ), the analog output will be clipped. In addition, VIA2000SD integrates some diagnostic measures and offers a fail-safe output to simplify system-level design. The fail safe output is a negative differential output voltage that is activated in the conditions mentioned below. Please note that the fail safe output does not occur during normal operation. - 1. When the undervoltage of $V_{DD1}$ is detected ( $V_{DD1} < V_{DD1uv}$ ) - 2. When SHTDN signal is activated (pulled high) Fig. 16 - Typical Fail-Safe Output When Clipping Output #### **APPLICATION NOTE** #### **Typical Application Circuit** VIA2000SD has an input impedance of up to 1 $G\Omega$ , and has a wide input voltage range as well. These features make VIA2000SD ideally suitable for isolated voltage sensing applications such as frequency inverters. The typical application circuit is shown in Fig. 17. The bus voltage of the frequency inverter is divided by a resistance network, and the divided voltage is applied to the input of VIA2000SD through a RC filter. The differential output of the isolated amplifier is converted to a single-ended analog output with an operational amplifier based circuit. An analog to digital converter usually receives the analog output and converts to digital signal for controller processing. Fig. 17 - Typical Application Circuit in Voltage Sensing #### **Shunt Resistor Selection** There are two other factors should be considered when selecting the sense resistor: - The voltage-drop on R<sub>sense</sub> divided by nominal V<sub>BUS</sub> must not exceed the recommended linear input voltage range: V<sub>IN</sub> ≤ FSR - The voltage-drop on R<sub>sense</sub> divided by V<sub>BUS</sub> in maximum allowed overvoltage condition must not exceed the input voltage that causes a clipping output: V<sub>IN</sub> ≤ V<sub>Clipping</sub> ### **PCB Layout** There are some key guidelines or considerations for optimizing performance in PCB layout: VIA2000SD requires a 0.1 μF bypass capacitor between V<sub>DD1</sub> and GND<sub>1</sub>, V<sub>DD2</sub> and GND<sub>2</sub>. The capacitor should be placed as close as possible to the V<sub>DD</sub> pin. If better filtering is required, an additional 1 μF to 10 μF capacitor may be used ## **PACKAGE DIMENSIONS** (in millimeters) Drawing-No.: 6.544-5451.1-4 Issue: 1VK; 12.02.2024 Fig. 18 - SOP-8 (300 mil) Package Shape and Dimensions ## **PACKAGE MARKING** (example) #### Note • Tape and reel suffix (TR) is not part of the package marking. ## **Legal Disclaimer Notice** Vishay ## **Disclaimer** ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein. Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links. Vishay products are not designed for use in life-saving or life-sustaining applications or any application in which the failure of the Vishay product could result in personal injury or death unless specifically qualified in writing by Vishay. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.